# Inter-IC Sound (I<sup>2</sup>C) Protocol

#### Introduction

I<sup>2</sup>S (Inter-IC Sound) protocol is an electrical serial bus interface standard used for connecting between digital audio devices [1]. I<sup>2</sup>S is a synchronous, serial communication protocol [2] meant to only handle audio data with other signals such as sub-coding and control transferred separately. I<sup>2</sup>S uses a 3-line serial bus – Continuous Serial Clock (**SCK**) line, Word Select (**WS**) line, a two time-multiplexed Serial Data (**SD**) line [3].

### Serial Data (SD) [3]

Serial Data is transmitted in two's complement with the Most Significant Bit (MSB) first, such that the MSB has a fixed position while the Least Significant Bit (LSB) depends on the word length, as the transmitter and receiver may have different word lengths. Note that neither the transmitter knows how many bits the receiver can handle, nor does receiver know how many bits are being transmitted, leading to possibilities of following situations:

• System word length greater than transmitter word length

The word is truncated where least significant data bits are set to '0' for data transmission.

Receiving more bits than receiver word length

The received bits after the word length limit will be ignored.

Receiving less bits than receiver word length

The missing bits will be set to '0' internally on the receiver end until the LSB position.

Bits of serial data transmitted may be synchronised with either trailing (High-to-Low) or leading (Low-to-High) edge of the clock signal (SCK).

It can also be called SDATA, SDIN, SDOUT, DACDAT, ADCDAT [1].

# Word Select (WS)

The Word Select line indicates which channel (stereo L/R) the transmitted audio data is for. Word Select may change on either trailing or leading edge of the Serial Clock. Word Select will change 1 clock period before the MSB is transmitted, allowing the target transmitter to derive synchronous timing of the Serial Data for transmission, also to enable the receiver to store the previous word and clear its input for the next word.

- WS = 0 (Low); Channel 1 (Left)
- WS = 1 (High); Channel 2 (Right)

## Serial Clock (SCK) [4]

It is often referred to as the serial bit clock, pulses once for each data bit being transferred on the serial data lines SDIN and SDOUT.



Timing Diagram of I<sup>2</sup>S [1]

### **Serial Bus Requirements [3]**

Both the transmitter(s) and receiver(s) require the same Serial Clock signal for data transmission with the transmitter (in a one-to-one system) or a system controller (for multiple transmitters and receivers system) generating the Serial Clock and Word Select signal. In a complex system with multiple devices (transmitter or receiver), a system controller (external clock) controls the data-flow and the transmitting device acts as the **target** and the generator source is the **controller**.



# **Specifications**

### Protocol Features [4]

Protocol transmit Pulse-code Modulated (PCM) audio data between devices for application such as digitising audio from a microphone or playing back of .WAV audio files.

- 8 to 32 data bits per sample
- Transmit & Receive FIFO (First In First Out) Interrupt
- Supports DMA (Direct Memory Access)
- 16/32/48/64-bit Word Select period
- Simultaneous bi-directional audio streaming
- 8/16/24-bit sample width
- Various sample rates (eg. 44.1k Hz)
- Data rate up to 96k Hz through 64-bit Word Select period
- Interleaved stereo FIFOs or Independent L/R channel FIFOs
- Independent enable of Transmit or Receive

## Timing [3]

Any device can act as the system controller (transmitter/receiver or external controller) by generating the necessary clock signals. A target (transmitter) will derive its internal clock signal from an external clock input.

To account for propagation delay between the controller's clock and the Serial Data and/or Word Select signals, the total delay is a sum of:

- External (controller) clock and Serial Data and/or Word Select signal; and
- Internal clock and the Serial Data and/or Word Select signal.

For inputs of Serial Data and Word Select signals, the delay between external and interna clock is of no consequences as it only lengthens the set-up time. The time margin is to accommodate the difference between the propagation delay of transmitter and set-up time of the receiver.

### Voltage Level [3]

# Output Level

| V <sub>L</sub> | < 0.4 V |
|----------------|---------|
| V <sub>H</sub> | > 2.4 V |

## Input Level

| V <sub>IL</sub> | 0.8 V |
|-----------------|-------|
| V <sub>IH</sub> | 2.0 V |

# I<sup>2</sup>C on Infineon XMC

There is no dedicated module for I<sup>2</sup>C on the XMC Microcontroller instead, it uses the **Universal Serial Interface Channel (USIC)** module – a flexible interface module covering several serial communication protocols (UART, LIN, SSC/SPI, I<sup>2</sup>S, I<sup>2</sup>C).

# Abbreviations [5, p. 922]

| CTQ                 | Time Quanta Counter                    |  |  |
|---------------------|----------------------------------------|--|--|
| DSU                 | Data Shift Unit                        |  |  |
| f <sub>PERIPH</sub> | USIC module clock frequency            |  |  |
| $f_{PIN}$           | Input frequency to baud rate generator |  |  |
| MCLK                | Master Clock                           |  |  |
| PPP                 | Protocol Pre-Processor                 |  |  |
| RSR                 | Receive Shift Register                 |  |  |
| TSR                 | Transmit Shift Register                |  |  |
| WAIN                | Word Address (a.k.a WS) Input          |  |  |
| SCLKIN              | Serial Clock In                        |  |  |
| SCLK                | Serial Clock (a.k.a SCK)               |  |  |

#### **Channel Structure**

Each USIC module contains 2 independent communication channels named USICx\_CH0 and USICx\_CH1 where x is the number o the USIC module. It is user-programmable during run-time which protocol will be handled by a corresponding communication channel and pins.



### Input Stages [5, pp. 927-928]

For each protocol, the number of input signals used depends on the selected protocol. Each input signal is handled by an input stage (called DXn, where n=0-5) for signal conditioning, such as input selection, polarity control, or a digital input filter.

| Protocol                  | Shift Data Input(s) | Shift Clock Input  | Shift Control Input |  |
|---------------------------|---------------------|--------------------|---------------------|--|
|                           | [Handled by DX0,    | [Handled by DX1]   | [Handled by DX2]    |  |
|                           | DX3, DX4, DX5]      |                    |                     |  |
| I <sup>2</sup> S (Master) | DIN0                | Optional: External | Optional: Transmit  |  |
|                           |                     | Frequency Input or | data validation or  |  |
|                           |                     | Delay              | Delay               |  |
|                           |                     | Compensation       | Compensation        |  |
| I <sup>2</sup> S (Slave)  | DIN0                | SCLKIN             | WAIN                |  |

### Output Stages [5, pp. 929-930]

| Protocol                  | Shift Data | Shift Clock  | Shift Control | Master Clock |
|---------------------------|------------|--------------|---------------|--------------|
|                           | Output(s)  | Output       | Outputs       | Output       |
|                           | DOUT[3:0]  | SCLKOUT      | SELO[7:0]     | MCLKOUT      |
| I <sup>2</sup> S (Master) | DOUT0      | Master Shift | WA (or Word   | Optional:    |
|                           |            | Clock        | Select)       | Master Time  |
|                           |            |              |               | Base         |
| I <sup>2</sup> S (Slave)  | DOUT0      | Optional:    | Not used      | Optional:    |
|                           |            | Independent  |               | Independent  |
|                           |            | Clock Output |               | Clock Output |

### **Signal Description**

A typical connection between a master and slave is based on the following signals:

- **SCK** generated by the transfer master. It is permanently generated while an I<sup>2</sup>S connection is established even when no valid data bites are transferred.
- Word Address (WA), also known as Word Select (WS), generated by transfer master. It indicates the beginning of a new data word and its corresponding L/R channel. The WA signal is available on all SELOx outputs if WA generation is enabled (by PCR.WAGEN = 1 for the transfer master) and the signal changes synchronously to the falling edges of the SCK.
- If the transmitter is the I<sup>2</sup>S <u>master</u> device, it generates a master transmit slave receive data signal.
- If the transmitter is the I<sup>2</sup>S <u>slave</u> device, it generates a master receive slave transmit data signal. Both data changes synchronously to the falling edges of the **SCK**.

# **Protocol Overview [6, pp. 1057-1058]**

The I<sup>2</sup>S protocol supports transfer of 2 different data frames (a length of data word) via the same data line distinguished by the **WA/WS** signal [see I<sup>2</sup>S Introduction]. The received data words also contains a tag identifying the **WA/WS** state when the data has been received.



Overview of each signal during transmission

### Connecting to External Audio Components [6, p. 1059]

The I<sup>2</sup>S protocol allows communication with external audio devices such as codecs or other audio data sources / destinations.

In applications especially for audio-ADCs and audio-DACs, a master clock signal is required with a <u>fixed phase relation</u> to the **SCK** signal. The frequency of **MCLKOUT** is a multiple o the shift frequency **SCLKOUT**. This factor defines the oversampling factor of the external device (common value of 256 or 384).



Example of connection to external audio-DAC and audio-ADC

# Measurement & Verification of I2S Signal

P3.0 – SCK Signal

P2.5 – SD Signal

# **References**

- [1] Wikipedia, "I<sup>2</sup>S," [Online]. Available: https://en.wikipedia.org/wiki/I%C2%B2S. [Accessed Mar 2024].
- [2] Maker.io, "What is the I2S Communication Protocol?," 30 Aug 2023. [Online]. Available: https://www.digikey.sg/en/maker/tutorials/2023/what-is-the-i2s-communication-protocol. [Accessed Mar 2024].
- [3] NXP, "UM11732 I2S bus specification," 17 Feb 2022. [Online]. Available: https://www.nxp.com/docs/en/user-manual/UM11732.pdf. [Accessed Mar 2024].
- [4] Nordic, "I2S Inter-IC sound interface," [Online]. Available: https://infocenter.nordicsemi.com/topic/ps nrf9160/i2s.html. [Accessed Mar 2024].
- [5] El-Pro-Cus, "I2S Protocol: Working, Differences & Its Applications," [Online]. Available: https://www.elprocus.com/i2s-protocol/. [Accessed Mar 2024].
- [6] Infineon, "XMC4000 Family Reference Manual," Jul 2016. [Online]. Available: https://www.infineon.com/dgdl/Infineon-xmc4100\_xmc4200\_rm\_v1.6\_2016-UM-v01 06-EN.pdf?fileId=db3a30433afc7e3e013b3c44ccd35c20.